| Reg. No. : | <b>1</b> 29 | -an | | | | | |------------|-------------|-----|--|--|--|--| | | | | | | | | # Question Paper Code: 70071 B.E./B.Tech. DEGREE EXAMINATIONS, NOVEMBER/DECEMBER 2022. ### Third Semester Computer Science and Engineering ### CS 3351 — DIGITAL PRINCIPLES AND COMPUTER ORGANIZATION (Common to: B.E. Computer and Communication Engineering/B.Tech. Artificial Intelligence and Data Science/B.Tech. Computer Science and Business Systems/B.Tech. Information Technology) (Regulations 2021) Time: Three hours Maximum: 100 marks ## Answer ALL questions. ### PART A — $(10 \times 2 = 20 \text{ marks})$ - 1. List the four possible elementary operations simple binary addition consists of. - 2. What is a multiplexer? - 3. Outline the difference between a synchronous sequential circuit and an asynchronous sequential circuit. - 4. Define a latch and a flip-flop. - 5. What are data transfer instructions? - 6. Outline instruction cycle with a diagram. - 7. What is a program counter? - 8. Define pipelining. - 9. What is hit time? - 10. What is a direct-mapped cache? # PART B — $(5 \times 13 = 65 \text{ marks})$ | 11. | (a) | Present the graphic symbol, algebraic expression and truth table for the following digital logic gates: AND, OR, Inverter, Buffer, NAND, NOR, Exclusive OR and Exclusive NOR. (13) | | | | | | | |-----|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--| | | | $\operatorname{Or}$ | | | | | | | | | (b) | What is a K-map? Simplify the Boolean function $F(w, x, y, x) = \sum (0, 1, 2, 4, 5, 6, 8, 9, 12, 13, 14)$ using K-Map. (13) | | | | | | | | 12. | (a) | (i) What is an SR latch? Outline the design of SR latch using NOR gates. Also, present the function table for the same. (7) | | | | | | | | | | (ii) Outline the design of a D flip-flop with two D latches and an inverter with a diagram. (6) | | | | | | | | | | $\operatorname{Or}$ | | | | | | | | | (b) | (i) Outline the Mealy model and Moore model of sequential circuits with a diagram. (6) | | | | | | | | | | (ii) What is a shift register? Outline the design of a four-bit shift register with a diagram. (7) | | | | | | | | 13. | (a) | Outline the Von Neumann architecture with a diagram. (13) | | | | | | | | | | $\operatorname{Or}$ | | | | | | | | | (b) | What is an addressing mode? Outline the types of addressing mode with an example. (13) | | | | | | | | 14. | (a) | (i) Outline a control unit with a diagram and state the functions performed by a control unit. (8) | | | | | | | | | | (ii) Outline the difference between hardwired control and micro programmed control. (5) | | | | | | | | | | Or Smill stampadill | | | | | | | | | (b) | What are pipeline hazards? Outline the types of pipeline hazards. (13) | | | | | | | | 15. | (a) | Present an outline of virtual address, physical address, address translation, segmentation, page table, swap space and page fault. (13) | | | | | | | | | Or | | | | | | | | | | (b) | (i) Present an outline of interrupt driven I/O. (5) | | | | | | | | | | (ii) Outline direct memory access with a diagram. (8) | | | | | | | # PART C — $(1 \times 15 = 15 \text{ marks})$ 16. (a) Outline the design of a three to eight line decoder circuit using "inverters" and "AND" gates. Also, present the truth table for the same. (15) Or (b) Outline the design of a BCD ripple counter using JK flip-flops with state diagram and logic diagram. (15) 70071 ### **ANNA UNIVERSITY** CHENNAI - 600 025 ### **UNIVERSITY EXAMINATIONS - 1121** ### **EXAMINATION ATTENDANCE SHEET** 4221 - 105-B.E. Electrical and Electronics Engineering College Code: 4221 105-B.E. Electrical and Electronics Date of Examination : 09-02-2022 - 09:30AM - 12:30PM Engineering | S.No. | Subject<br>Code | Register<br>Number | Name of the Candidate | Legend*. | Hard Copy | Soft Copy | | |-------|-----------------|--------------------|-----------------------|----------|-----------|-----------|--| | 1 | EE6403 | 422113105308 | SURESHKUMAR A | | | 1.19 | | onfor, TOTAL PRESENT : TOTAL ABSENT: DATE: 09-02-2022 - 09:30AM - 12:30PM 105-B.E. Electrical and Electronics Engineering d55/015 Signature of the Invigilator with Name and faculty ID with college seal Signature of the Chief Superintendent with Name and Designation